/[gxemul]/upstream/0.3.7/src/include/cpu_ia64.h
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Annotation of /upstream/0.3.7/src/include/cpu_ia64.h

Parent Directory Parent Directory | Revision Log Revision Log


Revision 21 - (hide annotations)
Mon Oct 8 16:19:28 2007 UTC (16 years, 8 months ago) by dpavlin
File MIME type: text/plain
File size: 4578 byte(s)
0.3.7
1 dpavlin 12 #ifndef CPU_IA64_H
2     #define CPU_IA64_H
3    
4     /*
5     * Copyright (C) 2005 Anders Gavare. All rights reserved.
6     *
7     * Redistribution and use in source and binary forms, with or without
8     * modification, are permitted provided that the following conditions are met:
9     *
10     * 1. Redistributions of source code must retain the above copyright
11     * notice, this list of conditions and the following disclaimer.
12     * 2. Redistributions in binary form must reproduce the above copyright
13     * notice, this list of conditions and the following disclaimer in the
14     * documentation and/or other materials provided with the distribution.
15     * 3. The name of the author may not be used to endorse or promote products
16     * derived from this software without specific prior written permission.
17     *
18     * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19     * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20     * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21     * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
22     * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23     * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24     * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25     * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26     * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27     * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28     * SUCH DAMAGE.
29     *
30     *
31 dpavlin 20 * $Id: cpu_ia64.h,v 1.7 2005/11/16 21:15:19 debug Exp $
32 dpavlin 12 */
33    
34     #include "misc.h"
35    
36    
37     struct cpu_family;
38    
39     #define IA64_N_IC_ARGS 3
40     #define IA64_INSTR_ALIGNMENT_SHIFT 4
41     #define IA64_IC_ENTRIES_SHIFT 8
42     #define IA64_IC_ENTRIES_PER_PAGE (1 << IA64_IC_ENTRIES_SHIFT)
43     #define IA64_PC_TO_IC_ENTRY(a) (((a)>>IA64_INSTR_ALIGNMENT_SHIFT) \
44     & (IA64_IC_ENTRIES_PER_PAGE-1))
45     #define IA64_ADDR_TO_PAGENR(a) ((a) >> (IA64_IC_ENTRIES_SHIFT \
46     + IA64_INSTR_ALIGNMENT_SHIFT))
47    
48     /* TODO */
49     struct ia64_instr_call {
50     void (*f)(struct cpu *, struct ia64_instr_call *);
51     size_t arg[IA64_N_IC_ARGS];
52     };
53    
54     /* Translation cache struct for each physical page: */
55     struct ia64_tc_physpage {
56 dpavlin 18 struct ia64_instr_call ics[IA64_IC_ENTRIES_PER_PAGE + 1];
57 dpavlin 12 uint32_t next_ofs; /* or 0 for end of chain */
58     int flags;
59 dpavlin 18 uint64_t physaddr;
60 dpavlin 12 };
61    
62    
63     /*
64     * Virtual->physical->host page entry:
65     *
66     * 38 + 14 + 12 bits = 64 bits
67     *
68     * TODO!!!!
69     */
70     #define IA64_LEVEL0_SHIFT 26
71     #define IA64_LEVEL0 8192
72     #define IA64_LEVEL1_SHIFT 12
73     #define IA64_LEVEL1 16384
74     struct ia64_vph_page {
75     void *host_load[IA64_LEVEL1];
76     void *host_store[IA64_LEVEL1];
77     uint64_t phys_addr[IA64_LEVEL1];
78     struct ia64_tc_physpage *phys_page[IA64_LEVEL1];
79     int refcount;
80     struct ia64_vph_page *next; /* Freelist, used if refcount = 0. */
81     };
82    
83    
84 dpavlin 20 #define IA64_MAX_VPH_TLB_ENTRIES 64
85 dpavlin 12 struct ia64_vpg_tlb_entry {
86 dpavlin 20 unsigned char valid;
87     unsigned char writeflag;
88 dpavlin 12 int64_t timestamp;
89     uint64_t vaddr_page;
90     uint64_t paddr_page;
91 dpavlin 20 unsigned char *host_page;
92 dpavlin 12 };
93    
94     struct ia64_cpu {
95     /* TODO */
96     uint64_t r[128];
97    
98    
99     /*
100     * Instruction translation cache:
101     */
102    
103     /* cur_ic_page is a pointer to an array of IA64_IC_ENTRIES_PER_PAGE
104     instruction call entries. next_ic points to the next such
105     call to be executed. */
106     struct ia64_tc_physpage *cur_physpage;
107     struct ia64_instr_call *cur_ic_page;
108     struct ia64_instr_call *next_ic;
109    
110 dpavlin 20 void (*combination_check)(struct cpu *,
111     struct ia64_instr_call *, int low_addr);
112 dpavlin 12
113     /*
114     * Virtual -> physical -> host address translation:
115     */
116     struct ia64_vpg_tlb_entry vph_tlb_entry[IA64_MAX_VPH_TLB_ENTRIES];
117     struct ia64_vph_page *vph_default_page;
118     struct ia64_vph_page *vph_next_free_page;
119     struct ia64_vph_table *vph_next_free_table;
120     struct ia64_vph_page *vph_table0[IA64_LEVEL0];
121     struct ia64_vph_page *vph_table0_kernel[IA64_LEVEL0];
122     };
123    
124    
125     /* cpu_ia64.c: */
126     void ia64_update_translation_table(struct cpu *cpu, uint64_t vaddr_page,
127     unsigned char *host_page, int writeflag, uint64_t paddr_page);
128 dpavlin 18 void ia64_invalidate_translation_caches(struct cpu *cpu, uint64_t, int);
129 dpavlin 14 void ia64_invalidate_code_translation(struct cpu *cpu, uint64_t, int);
130 dpavlin 12 int ia64_memory_rw(struct cpu *cpu, struct memory *mem, uint64_t vaddr,
131     unsigned char *data, size_t len, int writeflag, int cache_flags);
132     int ia64_userland_memory_rw(struct cpu *cpu, struct memory *mem,
133     uint64_t vaddr, unsigned char *data, size_t len, int writeflag,
134     int cache_flags);
135     int ia64_cpu_family_init(struct cpu_family *);
136    
137    
138     #endif /* CPU_IA64_H */

  ViewVC Help
Powered by ViewVC 1.1.26