1 |
/* |
2 |
* Copyright (C) 2005 Anders Gavare. All rights reserved. |
3 |
* |
4 |
* Redistribution and use in source and binary forms, with or without |
5 |
* modification, are permitted provided that the following conditions are met: |
6 |
* |
7 |
* 1. Redistributions of source code must retain the above copyright |
8 |
* notice, this list of conditions and the following disclaimer. |
9 |
* 2. Redistributions in binary form must reproduce the above copyright |
10 |
* notice, this list of conditions and the following disclaimer in the |
11 |
* documentation and/or other materials provided with the distribution. |
12 |
* 3. The name of the author may not be used to endorse or promote products |
13 |
* derived from this software without specific prior written permission. |
14 |
* |
15 |
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND |
16 |
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
17 |
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
18 |
* ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE |
19 |
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
20 |
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS |
21 |
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) |
22 |
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT |
23 |
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY |
24 |
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF |
25 |
* SUCH DAMAGE. |
26 |
* |
27 |
* |
28 |
* $Id: cpu_i960_instr.c,v 1.1 2005/09/07 07:10:16 debug Exp $ |
29 |
* |
30 |
* Intel i960 instructions. |
31 |
* |
32 |
* Individual functions should keep track of cpu->n_translated_instrs. Since |
33 |
* i960 uses variable length instructions, cpu->cd.i960.next_ic must also be |
34 |
* increased by the number of "instruction slots" that were executed. (I.e. |
35 |
* if an instruction occupying 6 bytes was executed, then next_ic should be |
36 |
* increased by 3.) |
37 |
* |
38 |
* (n_translated_instrs is automatically increased by 1 for each function |
39 |
* call. If no instruction was executed, then it should be decreased. If, say, |
40 |
* 4 instructions were combined into one function and executed, then it should |
41 |
* be increased by 3.) |
42 |
*/ |
43 |
|
44 |
|
45 |
/* |
46 |
* nop: Do nothing. |
47 |
*/ |
48 |
X(nop) |
49 |
{ |
50 |
cpu->cd.i960.next_ic ++; |
51 |
} |
52 |
|
53 |
|
54 |
/*****************************************************************************/ |
55 |
|
56 |
|
57 |
X(end_of_page) |
58 |
{ |
59 |
/* Update the PC: (offset 0, but on the next page) */ |
60 |
cpu->pc &= ~((I960_IC_ENTRIES_PER_PAGE-1) << 1); |
61 |
cpu->pc += (I960_IC_ENTRIES_PER_PAGE << 1); |
62 |
|
63 |
/* Find the new physical page and update the translation pointers: */ |
64 |
i960_pc_to_pointers(cpu); |
65 |
|
66 |
/* end_of_page doesn't count as an executed instruction: */ |
67 |
cpu->n_translated_instrs --; |
68 |
} |
69 |
|
70 |
|
71 |
/*****************************************************************************/ |
72 |
|
73 |
|
74 |
/* |
75 |
* i960_combine_instructions(): |
76 |
* |
77 |
* Combine two or more instructions, if possible, into a single function call. |
78 |
*/ |
79 |
void i960_combine_instructions(struct cpu *cpu, struct i960_instr_call *ic, |
80 |
uint32_t addr) |
81 |
{ |
82 |
int n_back; |
83 |
n_back = (addr >> 1) & (I960_IC_ENTRIES_PER_PAGE-1); |
84 |
|
85 |
if (n_back >= 1) { |
86 |
/* TODO */ |
87 |
} |
88 |
|
89 |
/* TODO: Combine forward as well */ |
90 |
} |
91 |
|
92 |
|
93 |
/*****************************************************************************/ |
94 |
|
95 |
|
96 |
/* |
97 |
* i960_instr_to_be_translated(): |
98 |
* |
99 |
* Translate an instruction word into an i960_instr_call. ic is filled in with |
100 |
* valid data for the translated instruction, or a "nothing" instruction if |
101 |
* there was a translation failure. The newly translated instruction is then |
102 |
* executed. |
103 |
*/ |
104 |
X(to_be_translated) |
105 |
{ |
106 |
uint32_t addr, low_pc; |
107 |
uint16_t iword; |
108 |
unsigned char *page; |
109 |
unsigned char ib[4]; |
110 |
int main_opcode; |
111 |
void (*samepage_function)(struct cpu *, struct i960_instr_call *); |
112 |
|
113 |
/* Figure out the (virtual) address of the instruction: */ |
114 |
low_pc = ((size_t)ic - (size_t)cpu->cd.i960.cur_ic_page) |
115 |
/ sizeof(struct i960_instr_call); |
116 |
addr = cpu->pc & ~((I960_IC_ENTRIES_PER_PAGE-1) << |
117 |
I960_INSTR_ALIGNMENT_SHIFT); |
118 |
addr += (low_pc << I960_INSTR_ALIGNMENT_SHIFT); |
119 |
cpu->pc = addr; |
120 |
addr &= ~((1 << I960_INSTR_ALIGNMENT_SHIFT) - 1); |
121 |
|
122 |
/* Read the instruction word from memory: */ |
123 |
page = cpu->cd.i960.host_load[addr >> 12]; |
124 |
|
125 |
if (page != NULL) { |
126 |
/* fatal("TRANSLATION HIT!\n"); */ |
127 |
memcpy(ib, page + (addr & 0xfff), sizeof(ib)); |
128 |
} else { |
129 |
/* fatal("TRANSLATION MISS!\n"); */ |
130 |
if (!cpu->memory_rw(cpu, cpu->mem, addr, ib, |
131 |
sizeof(ib), MEM_READ, CACHE_INSTRUCTION)) { |
132 |
fatal("to_be_translated(): " |
133 |
"read failed: TODO\n"); |
134 |
goto bad; |
135 |
} |
136 |
} |
137 |
|
138 |
/* TODO */ |
139 |
|
140 |
iword = *((uint16_t *)&ib[0]); |
141 |
|
142 |
#ifdef HOST_LITTLE_ENDIAN |
143 |
iword = ((iword & 0xff) << 8) | |
144 |
((iword & 0xff00) >> 8); |
145 |
#endif |
146 |
|
147 |
|
148 |
fatal("I960: iword = 0x%04x\n", iword); |
149 |
|
150 |
|
151 |
#define DYNTRANS_TO_BE_TRANSLATED_HEAD |
152 |
#include "cpu_dyntrans.c" |
153 |
#undef DYNTRANS_TO_BE_TRANSLATED_HEAD |
154 |
|
155 |
|
156 |
/* |
157 |
* Translate the instruction: |
158 |
*/ |
159 |
|
160 |
|
161 |
/* TODO */ |
162 |
|
163 |
|
164 |
main_opcode = iword; |
165 |
|
166 |
switch (main_opcode) { |
167 |
|
168 |
default:goto bad; |
169 |
} |
170 |
|
171 |
|
172 |
#define DYNTRANS_TO_BE_TRANSLATED_TAIL |
173 |
#include "cpu_dyntrans.c" |
174 |
#undef DYNTRANS_TO_BE_TRANSLATED_TAIL |
175 |
} |
176 |
|