Parent Directory | Revision Log
++ trunk/HISTORY (local) $Id: HISTORY,v 1.1298 2006/07/22 11:27:46 debug Exp $ 20060626 Continuing on SPARC emulation (beginning on the 'save' instruction, register windows, etc). 20060629 Planning statistics gathering (new -s command line option), and renaming speed_tricks to allow_instruction_combinations. 20060630 Some minor manual page updates. Various cleanups. Implementing the -s command line option. 20060701 FINALLY found the bug which prevented Linux and Ultrix from running without the ugly hack in the R2000/R3000 cache isol code; it was the phystranslation hint array which was buggy. Removing the phystranslation hint code completely, for now. 20060702 Minor dyntrans cleanups; invalidation of physpages now only invalidate those parts of a page that have actually been translated. (32 parts per page.) Some MIPS non-R3000 speed fixes. Experimenting with MIPS instruction combination for some addiu+bne+sw loops, and sw+sw+sw. Adding support (again) for larger-than-4KB pages in MIPS tlbw*. Continuing on SPARC emulation: adding load/store instructions. 20060704 Fixing a virtual vs physical page shift bug in the new tlbw* implementation. Problem noticed by Jakub Jermar. (Many thanks.) Moving rfe and eret to cpu_mips_instr.c, since that is the only place that uses them nowadays. 20060705 Removing the BSD license from the "testmachine" include files, placing them in the public domain instead; this enables the testmachine stuff to be used from projects which are incompatible with the BSD license for some reason. 20060707 Adding instruction combinations for the R2000/R3000 L1 I-cache invalidation code used by NetBSD/pmax 3.0, lui+addiu, various branches followed by addiu or nop, and jr ra followed by addiu. The time it takes to perform a full NetBSD/pmax R3000 install on the laptop has dropped from 573 seconds to 539. :-) 20060708 Adding a framebuffer controller device (dev_fbctrl), which so far can be used to change the fb resolution during runtime, but in the future will also be useful for accelerated block fill/ copy, and possibly also simplified character output. Adding an instruction combination for NetBSD/pmax' strlen. 20060709 Minor fixes: reading raw files in src/file.c wasn't memblock aligned, removing buggy multi_sw MIPS instruction combination, etc. 20060711 Adding a machine_qemu.c, which contains a "qemu_mips" machine. (It mimics QEMU's MIPS machine mode, so that a test kernel made for QEMU_MIPS also can run in GXemul... at least to some extent.) Adding a short section about how to run this mode to doc/guestoses.html. 20060714 Misc. minor code cleanups. 20060715 Applying a patch which adds getchar() to promemul/yamon.c (from Oleksandr Tymoshenko). Adding yamon.h from NetBSD, and rewriting yamon.c to use it (instead of ugly hardcoded numbers) + some cleanup. 20060716 Found and fixed the bug which broke single-stepping of 64-bit programs between 0.4.0 and 0.4.0.1 (caused by too quick refactoring and no testing). Hopefully this fix will not break too many other things. 20060718 Continuing on the 8253 PIT; it now works with Linux/QEMU_MIPS. Re-adding the sw+sw+sw instr comb (the problem was that I had ignored endian issues); however, it doesn't seem to give any big performance gain. 20060720 Adding a dummy Transputer mode (T414, T800 etc) skeleton (only the 'j' and 'ldc' instructions are implemented so far). :-} 20060721 Adding gtreg.h from NetBSD, updating dev_gt.c to use it, plus misc. other updates to get Linux 2.6 for evbmips/malta working (thanks to Alec Voropay for the details). FINALLY found and fixed the bug which made tlbw* for non-R3000 buggy; it was a reference count problem in the dyntrans core. 20060722 Testing stuff; things seem stable enough for a new release. ============== RELEASE 0.4.1 ==============
1 | dpavlin | 14 | #ifndef CPU_SH_H |
2 | #define CPU_SH_H | ||
3 | |||
4 | /* | ||
5 | dpavlin | 22 | * Copyright (C) 2005-2006 Anders Gavare. All rights reserved. |
6 | dpavlin | 14 | * |
7 | * Redistribution and use in source and binary forms, with or without | ||
8 | * modification, are permitted provided that the following conditions are met: | ||
9 | * | ||
10 | * 1. Redistributions of source code must retain the above copyright | ||
11 | * notice, this list of conditions and the following disclaimer. | ||
12 | * 2. Redistributions in binary form must reproduce the above copyright | ||
13 | * notice, this list of conditions and the following disclaimer in the | ||
14 | * documentation and/or other materials provided with the distribution. | ||
15 | * 3. The name of the author may not be used to endorse or promote products | ||
16 | * derived from this software without specific prior written permission. | ||
17 | * | ||
18 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND | ||
19 | * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE | ||
20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE | ||
21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE | ||
22 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL | ||
23 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS | ||
24 | * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) | ||
25 | * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT | ||
26 | * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY | ||
27 | * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF | ||
28 | * SUCH DAMAGE. | ||
29 | * | ||
30 | * | ||
31 | dpavlin | 28 | * $Id: cpu_sh.h,v 1.17 2006/07/16 13:32:28 debug Exp $ |
32 | dpavlin | 14 | */ |
33 | |||
34 | #include "misc.h" | ||
35 | |||
36 | |||
37 | struct cpu_family; | ||
38 | |||
39 | |||
40 | #define SH_N_IC_ARGS 3 | ||
41 | #define SH_INSTR_ALIGNMENT_SHIFT 2 | ||
42 | #define SH_IC_ENTRIES_SHIFT 10 | ||
43 | #define SH_IC_ENTRIES_PER_PAGE (1 << SH_IC_ENTRIES_SHIFT) | ||
44 | #define SH_PC_TO_IC_ENTRY(a) (((a)>>SH_INSTR_ALIGNMENT_SHIFT) \ | ||
45 | & (SH_IC_ENTRIES_PER_PAGE-1)) | ||
46 | #define SH_ADDR_TO_PAGENR(a) ((a) >> (SH_IC_ENTRIES_SHIFT \ | ||
47 | + SH_INSTR_ALIGNMENT_SHIFT)) | ||
48 | |||
49 | dpavlin | 24 | #define SH_L2N 17 |
50 | #define SH_L3N 18 | ||
51 | |||
52 | dpavlin | 22 | DYNTRANS_MISC_DECLARATIONS(sh,SH,uint64_t) |
53 | dpavlin | 24 | DYNTRANS_MISC64_DECLARATIONS(sh,SH,uint8_t) |
54 | dpavlin | 14 | |
55 | dpavlin | 22 | #define SH_MAX_VPH_TLB_ENTRIES 128 |
56 | dpavlin | 14 | |
57 | |||
58 | struct sh_cpu { | ||
59 | int bits; | ||
60 | int compact; | ||
61 | |||
62 | uint64_t r[64]; | ||
63 | |||
64 | |||
65 | /* | ||
66 | dpavlin | 22 | * Instruction translation cache and Virtual->Physical->Host |
67 | * address translation: | ||
68 | dpavlin | 14 | */ |
69 | dpavlin | 22 | DYNTRANS_ITC(sh) |
70 | VPH_TLBS(sh,SH) | ||
71 | VPH32(sh,SH,uint64_t,uint8_t) | ||
72 | VPH64(sh,SH,uint8_t) | ||
73 | dpavlin | 14 | }; |
74 | |||
75 | |||
76 | /* cpu_sh.c: */ | ||
77 | dpavlin | 28 | int sh_run_instr(struct cpu *cpu); |
78 | dpavlin | 14 | void sh_update_translation_table(struct cpu *cpu, uint64_t vaddr_page, |
79 | unsigned char *host_page, int writeflag, uint64_t paddr_page); | ||
80 | dpavlin | 18 | void sh_invalidate_translation_caches(struct cpu *cpu, uint64_t, int); |
81 | dpavlin | 14 | void sh_invalidate_code_translation(struct cpu *cpu, uint64_t, int); |
82 | dpavlin | 28 | int sh32_run_instr(struct cpu *cpu); |
83 | dpavlin | 14 | void sh32_update_translation_table(struct cpu *cpu, uint64_t vaddr_page, |
84 | unsigned char *host_page, int writeflag, uint64_t paddr_page); | ||
85 | dpavlin | 18 | void sh32_invalidate_translation_caches(struct cpu *cpu, uint64_t, int); |
86 | dpavlin | 14 | void sh32_invalidate_code_translation(struct cpu *cpu, uint64_t, int); |
87 | dpavlin | 24 | void sh_init_64bit_dummy_tables(struct cpu *cpu); |
88 | dpavlin | 14 | int sh_memory_rw(struct cpu *cpu, struct memory *mem, uint64_t vaddr, |
89 | unsigned char *data, size_t len, int writeflag, int cache_flags); | ||
90 | int sh_cpu_family_init(struct cpu_family *); | ||
91 | |||
92 | |||
93 | #endif /* CPU_SH_H */ |
ViewVC Help | |
Powered by ViewVC 1.1.26 |