/[gxemul]/trunk/src/devices/dev_rd94.c
This is repository of my old source code which isn't updated any more. Go to git.rot13.org for current projects!
ViewVC logotype

Contents of /trunk/src/devices/dev_rd94.c

Parent Directory Parent Directory | Revision Log Revision Log


Revision 20 - (show annotations)
Mon Oct 8 16:19:23 2007 UTC (16 years, 7 months ago) by dpavlin
File MIME type: text/plain
File size: 6161 byte(s)
++ trunk/HISTORY	(local)
$Id: HISTORY,v 1.1055 2005/11/25 22:48:36 debug Exp $
20051031	Adding disassembly support for more ARM instructions (clz,
		smul* etc), and adding a hack to support "new tiny" pages
		for StrongARM.
20051101	Minor documentation updates (NetBSD 2.0.2 -> 2.1, and OpenBSD
		3.7 -> 3.8, and lots of testing).
		Changing from 1-sector PIO mode 0 transfers to 128-sector PIO
		mode 3 (in dev_wdc).
		Various minor ARM dyntrans updates (pc-relative loads from
		within the same page as the instruction are now treated as
		constant "mov").
20051102	Re-enabling instruction combinations (they were accidentally
		disabled).
		Dyntrans TLB entries are now overwritten using a round-robin
		scheme instead of randomly. This increases performance.
		Fixing a typo in file.c (thanks to Chuan-Hua Chang for
		noticing it).
		Experimenting with adding ATAPI support to dev_wdc (to make
		emulated *BSD detect cdroms as cdroms, not harddisks).
20051104	Various minor updates.
20051105	Continuing on the ATAPI emulation. Seems to work well enough
		for a NetBSD/cats installation, but not OpenBSD/cats.
		Various other updates.
20051106	Modifying the -Y command line option to allow scaleup with
		certain graphic controllers (only dev_vga so far), not just
		scaledown.
		Some minor dyntrans cleanups.
20051107	Beginning a cleanup up the PCI subsystem (removing the
		read_register hack, etc).
20051108	Continuing the cleanup; splitting up some pci devices into a
		normal autodev device and some separate pci glue code.
20051109	Continuing on the PCI bus stuff; all old pci_*.c have been
		incorporated into normal devices and/or rewritten as glue code
		only, adding a dummy Intel 82371AB PIIX4 for Malta (not really
		tested yet).
		Minor pckbc fix so that Linux doesn't complain.
		Working on the DEC 21143 NIC (ethernet mac rom stuff mostly).
		Various other minor fixes.
20051110	Some more ARM dyntrans fine-tuning (e.g. some instruction
		combinations (cmps followed by conditional branch within the
		same page) and special cases for DPIs with regform when the
		shifter isn't used).
20051111	ARM dyntrans updates: O(n)->O(1) for just-mark-as-non-
		writable in the generic pc_to_pointers function, and some other
		minor hacks.
		Merging Cobalt and evbmips (Malta) ISA interrupt handling,
		and some minor fixes to allow Linux to accept harddisk irqs.
20051112	Minor device updates (pckbc, dec21143, lpt, ...), most
		importantly fixing the ALI M1543/M5229 so that harddisk irqs
		work with Linux/CATS.
20051113	Some more generalizations of the PCI subsystem.
		Finally took the time to add a hack for SCSI CDROM TOCs; this
		enables OpenBSD to use partition 'a' (as needed by the OpenBSD
		installer), and Windows NT's installer to get a bit further.
		Also fixing dev_wdc to allow Linux to detect ATAPI CDROMs.
		Continuing on the DEC 21143.
20051114	Minor ARM dyntrans tweaks; ARM cmps+branch optimization when
		comparing with 0, and generalizing the xchg instr. comb.
		Adding disassembly of ARM mrrc/mcrr and q{,d}{add,sub}.
20051115	Continuing on various PPC things (BATs, other address trans-
		lation things, various loads/stores, BeBox emulation, etc.).
		Beginning to work on PPC interrupt/exception support.
20051116	Factoring out some code which initializes legacy ISA devices
		from those machines that use them (bus_isa).
		Continuing on PPC interrupt/exception support.
20051117	Minor Malta fixes: RTC year offset = 80, disabling a speed hack
		which caused NetBSD to detect a too fast cpu, and adding a new
		hack to make Linux detect a faster cpu.
		Continuing on the Artesyn PM/PPC emulation mode.
		Adding an Algor emulation skeleton (P4032 and P5064);
		implementing some of the basics.
		Continuing on PPC emulation in general; usage of unimplemented
		SPRs is now easier to track, continuing on memory/exception
		related issues, etc.
20051118	More work on PPC emulation (tgpr0..3, exception handling,
		memory stuff, syscalls, etc.).
20051119	Changing the ARM dyntrans code to mostly use cpu->pc, and not
		necessarily use arm reg 15. Seems to work.
		Various PPC updates; continuing on the PReP emulation mode.
20051120	Adding a workaround/hack to dev_mc146818 to allow NetBSD/prep
		to detect the clock.
20051121	More cleanup of the PCI bus (memory and I/O bases, etc).
		Continuing on various PPC things (decrementer and timebase,
		WDCs on obio (on PReP) use irq 13, not 14/15).
20051122	Continuing on the CPC700 controller (interrupts etc) for PMPPC,
		and on PPC stuff in general.
		Finally! After some bug fixes to the virtual to physical addr
		translation, NetBSD/{prep,pmppc} 2.1 reach userland and are
		stable enough to be interacted with.
		More PCI updates; reverse-endian device access for PowerPC etc.
20051123	Generalizing the IEEE floating point subsystem (moving it out
		from src/cpus/cpu_mips_coproc.c into a new src/float_emul.c).
		Input via slave xterms was sometimes not really working; fixing
		this for ns16550, and a warning message is now displayed if
		multiple non-xterm consoles are active.
		Adding some PPC floating point support, etc.
		Various interrupt related updates (dev_wdc, _ns16550, _8259,
		and the isa32 common code in machine.c).
		NetBSD/prep can now be installed! :-) (Well, with some manual
		commands necessary before running sysinst.) Updating the
		documentation and various other things to reflect this.
20051124	Various minor documentation updates.
		Continuing the work on the DEC 21143 NIC.
20051125	LOTS of work on the 21143. Both OpenBSD and NetBSD work fine
		with it now, except that OpenBSD sometimes gives a time-out
		warning.
		Minor documentation updates.

==============  RELEASE 0.3.7  ==============


1 /*
2 * Copyright (C) 2003-2005 Anders Gavare. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * 1. Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * 2. Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
12 * 3. The name of the author may not be used to endorse or promote products
13 * derived from this software without specific prior written permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 * SUCH DAMAGE.
26 *
27 *
28 * $Id: dev_rd94.c,v 1.29 2005/11/21 09:17:27 debug Exp $
29 *
30 * Used by NEC-RD94, -R94, and -R96.
31 */
32
33 #include <stdio.h>
34 #include <stdlib.h>
35 #include <string.h>
36
37 #include "bus_pci.h"
38 #include "cop0.h"
39 #include "cpu.h"
40 #include "cpu_mips.h"
41 #include "device.h"
42 #include "machine.h"
43 #include "memory.h"
44 #include "misc.h"
45
46 #include "rd94.h"
47
48
49 #define RD94_TICK_SHIFT 14
50
51 #define DEV_RD94_LENGTH 0x1000
52
53 struct rd94_data {
54 struct pci_data *pci_data;
55 uint32_t reg[DEV_RD94_LENGTH / 4];
56 int pciirq;
57
58 int intmask;
59 int interval;
60 int interval_start;
61 };
62
63
64 /*
65 * dev_rd94_tick():
66 */
67 void dev_rd94_tick(struct cpu *cpu, void *extra)
68 {
69 struct rd94_data *d = extra;
70
71 /* TODO: hm... intmask !=0 ? */
72 if (d->interval_start > 0 && d->interval > 0 && d->intmask != 0) {
73 d->interval --;
74 if (d->interval <= 0) {
75 debug("[ rd94: interval timer interrupt ]\n");
76 cpu_interrupt(cpu, 5);
77 }
78 }
79 }
80
81
82 /*
83 * dev_rd94_access():
84 */
85 int dev_rd94_access(struct cpu *cpu, struct memory *mem,
86 uint64_t relative_addr, unsigned char *data, size_t len,
87 int writeflag, void *extra)
88 {
89 struct rd94_data *d = (struct rd94_data *) extra;
90 uint64_t idata = 0, odata = 0;
91 int regnr;
92
93 if (writeflag == MEM_WRITE)
94 idata = memory_readmax64(cpu, data, len);
95
96 regnr = relative_addr / sizeof(uint32_t);
97
98 switch (relative_addr) {
99 case RD94_SYS_CONFIG:
100 if (writeflag == MEM_WRITE) {
101 fatal("[ rd94: write to CONFIG: 0x%llx ]\n",
102 (long long)idata);
103 } else {
104 odata = 0;
105 fatal("[ rd94: read from CONFIG: 0x%llx ]\n",
106 (long long)odata);
107 }
108 break;
109 case RD94_SYS_INTSTAT1: /* LB (Local Bus ???) */
110 if (writeflag == MEM_WRITE) {
111 } else {
112 /* Return value is (irq level + 1) << 2 */
113 odata = (8+1) << 2;
114
115 /* Ugly hack: */
116 if ((cpu->cd.mips.coproc[0]->reg[COP0_CAUSE] & 0x800)
117 == 0)
118 odata = 0;
119 }
120 debug("[ rd94: intstat1 ]\n");
121 /* cpu_interrupt_ack(cpu, 3); */
122 break;
123 case RD94_SYS_INTSTAT2: /* PCI/EISA */
124 if (writeflag == MEM_WRITE) {
125 } else {
126 odata = 0; /* TODO */
127 }
128 debug("[ rd94: intstat2 ]\n");
129 /* cpu_interrupt_ack(cpu, 4); */
130 break;
131 case RD94_SYS_INTSTAT3: /* IT (Interval Timer) */
132 if (writeflag == MEM_WRITE) {
133 } else {
134 odata = 0; /* return value does not matter? */
135 }
136 debug("[ rd94: intstat3 ]\n");
137 cpu_interrupt_ack(cpu, 5);
138 d->interval = d->interval_start;
139 break;
140 case RD94_SYS_INTSTAT4: /* IPI */
141 if (writeflag == MEM_WRITE) {
142 } else {
143 odata = 0; /* return value does not matter? */
144 }
145 fatal("[ rd94: intstat4 ]\n");
146 cpu_interrupt_ack(cpu, 6);
147 break;
148 case RD94_SYS_CPUID:
149 if (writeflag == MEM_WRITE) {
150 fatal("[ rd94: write to CPUID: 0x%llx ]\n",
151 (long long)idata);
152 } else {
153 odata = cpu->cpu_id;
154 fatal("[ rd94: read from CPUID: 0x%llx ]\n",
155 (long long)odata);
156 }
157 break;
158 case RD94_SYS_EXT_IMASK:
159 if (writeflag == MEM_WRITE) {
160 d->intmask = idata;
161 } else {
162 odata = d->intmask;
163 }
164 break;
165 case RD94_SYS_IT_VALUE:
166 if (writeflag == MEM_WRITE) {
167 d->interval = d->interval_start = idata;
168 debug("[ rd94: setting Interval Timer value to %i ]\n",
169 (int)idata);
170 } else {
171 odata = d->interval_start;
172 /* TODO: or d->interval ? */;
173 }
174 break;
175 case RD94_SYS_PCI_CONFADDR:
176 case RD94_SYS_PCI_CONFDATA:
177 if (writeflag == MEM_WRITE) {
178 bus_pci_access(cpu, mem, relative_addr ==
179 RD94_SYS_PCI_CONFADDR? BUS_PCI_ADDR : BUS_PCI_DATA,
180 &idata, len, writeflag, d->pci_data);
181 } else {
182 bus_pci_access(cpu, mem, relative_addr ==
183 RD94_SYS_PCI_CONFADDR? BUS_PCI_ADDR : BUS_PCI_DATA,
184 &odata, len, writeflag, d->pci_data);
185 }
186 break;
187 default:
188 if (writeflag == MEM_WRITE) {
189 fatal("[ rd94: unimplemented write to address 0x%x, "
190 "data=0x%02x ]\n", (int)relative_addr, (int)idata);
191 } else {
192 fatal("[ rd94: unimplemented read from address 0x%x"
193 " ]\n", (int)relative_addr);
194 }
195 }
196
197 if (writeflag == MEM_READ)
198 memory_writemax64(cpu, data, len, odata);
199
200 return 1;
201 }
202
203
204 /*
205 * devinit_rd94():
206 */
207 int devinit_rd94(struct devinit *devinit)
208 {
209 struct rd94_data *d = malloc(sizeof(struct rd94_data));
210 if (d == NULL) {
211 fprintf(stderr, "out of memory\n");
212 exit(1);
213 }
214 memset(d, 0, sizeof(struct rd94_data));
215 d->pciirq = devinit->irq_nr;
216 d->pci_data = bus_pci_init(d->pciirq, 0,0, 0,0,0, 0,0,0);
217
218 memory_device_register(devinit->machine->memory, devinit->name,
219 devinit->addr, DEV_RD94_LENGTH,
220 dev_rd94_access, (void *)d, DM_DEFAULT, NULL);
221
222 machine_add_tickfunction(devinit->machine, dev_rd94_tick,
223 d, RD94_TICK_SHIFT);
224
225 devinit->return_ptr = d->pci_data;
226
227 return 1;
228 }
229

  ViewVC Help
Powered by ViewVC 1.1.26